### Initials: Solutions

# 1.2 Single-Cycle Processor Datapath [10 points]

Modify the single-cycle processor datapath to include a version of the 1w instruction, called 1w2, that adds two registers to obtain the effective address. The datapath that you will modify is provided below. Your job is to implement the necessary data and control signals to support the new 1w2 instruction, which we define to have the following semantics:

```
1w2: Rd \leftarrow Memory[Rs + Rt]
 PC \leftarrow PC + 4
```

Add to the datapath any necessary data and control signals (if necessary) to implement the 1w2 instruction. Draw and label all components and wires very clearly (give control signals meaningful names; if selecting a subset of bits from many, specify exactly which bits are selected; and so on).



ALU opcode Operation
00 Add
01 Subtract
10 Controlled by funct
11 Not used

There is no need for new components and wires. The main difference is that the ALU must use "Read data 2", instead of the output of the sign extend unit. The new 1w2 will be R-type, not I-type. The values of the control signals need to be:

 $\begin{array}{l} \operatorname{RegDst} = 1; \\ \operatorname{ALUScr} = 0; \\ \operatorname{MemtoReg} = 1; \\ \operatorname{RegWrite} = 1; \\ \operatorname{MemRead} = 1; \\ \operatorname{MemWrite} = 0; \\ \operatorname{ALUop} = 00; \\ \operatorname{Branch} = 0. \end{array}$ 

Final Exam Page 3 of 40

# 1.3 Performance Evaluation [10 points]

The execution time of a given benchmark is 100~ms on a 500~MHz processor. An ETH alumnus, designing the next generation of the processor, notices that a new implementation enables the processor to run at 750~MHz. However, the modifications increase the CPI by 20% for the same benchmark.

(a) [4 points] What is the execution time expressed in terms of the number of cycles taken for the **old** generation of the processor (i.e., before the modifications)?

Assuming that the IPC is 2, what is the number of instructions in the benchmark?

Answer: Execution time is 50 Million cycles. The benchmark has 100 Million instructions.

# **Explanation:**

Initials: Solutions

Clock frequency is 500 MHz. Then each cycle takes  $1/(500 \times 10^{-6}) = 2ns$ . Total execution time in cycles is 100ms/2ns = 50Million cycles.

2 instructions per cycle. Then, the total number of instructions: 2x50M = 100M

(b) [3 points] What is the execution time of the benchmark in *milliseconds* for the **new** generation of the processor?

Answer: 80 ms.

## **Explanation:**

Execution  $Time = [Number \ of \ Instructions] \times [CPI] \times [Frequency^{-1}]$ Let's say that the CPI of baseline is c, and number of instructions is i.

Then the execution time of baseline:

```
(c \times i)/(500x10^6) = 100x10^{-3} \ seconds => (c \times i) = 5 \times 10^7
```

The execution time after modifications:  $((1.2 \times c) \times i)/(750x10^6)$ 

 $T = ((1.2 \times (c \times i))/(750 \times 10^6) \text{ seconds.}$ 

 $T = ((1.2 \times (5 \times 10^7))/(750 \times 10^6) \text{ seconds.}$ 

 $T = 8 \times 10^{-2} = 80 ms.$ 

(c) [3 points] What is the speedup or slowdown of the new generation processor *over* the old generation?

Answer: 25% speedup

## **Explanation:**

```
Speedup = (OldExecutionTime / [NewExecutionTime]) - 1
```

Speedup = 100/80 - 1

 $Speedup\ = 0.25$ 

Then the modification introduces 25% speedup.

Final Exam Page 4 of 40

# 2 Verilog

Initials: Solutions

Please answer the following four questions about Verilog.

(a) [6 points] Does the following code result in a sequential circuit or a combinational circuit? Explain why.

Answer and concise explanation:

Sequential circuit.

## Explanation.

This code results in a sequential circuit because data\_in2 is *not* in the sensitivity list, and thus a latch is inferred for data\_out.

(b) [6 points] In the following code, the input clk is a clock signal. What is the hexadecimal value of the output c right after the third positive edge of clk if initially c = 8'hE3 and a = 4'd8 and b = 4'o2 during the entire time?

Please answer below. Show your work.

```
8'hC4.  
Explanation.  
Cycle 1: c <= \{c, \&a, |b\} \rightarrow c <= \{1110\_0011, 0, 1\} \rightarrow c <= \{1000\_1101\}
c[0] <= ^c[7:6] \rightarrow c[0] <= ^\{11\} \rightarrow c[0] <= 0
At the first positive edge of clk, c = 8'b1000\_1100
Cycle 2: c <= \{c, \&a, |b\} \rightarrow c <= \{1000\_1100, 0, 1\} \rightarrow c <= \{0011\_0001\}
c[0] <= ^c[7:6] \rightarrow c[0] <= ^\{10\} \rightarrow c[0] <= 1
At the second positive edge of clk, c = 8'b0011\_0001
Cycle 3: c <= \{c, \&a, |b\} \rightarrow c <= \{0011\_0001, 0, 1\} \rightarrow c <= \{1100\_0101\}
c[0] <= ^c[7:6] \rightarrow c[0] <= ^\{00\} \rightarrow c[0] <= 0
At the third positive edge of clk, c = 8'b1100\_0100 \rightarrow c = 8'hC4
```

Note that since the assignments to c are non-blocking, c[7:6] in line 5 is not affected by the assignment to c in line 4 in the same cycle.

Final Exam Page 5 of 40

(c) [6 points] Is the following code syntactically correct? If not, please explain the mistake(s) and how to fix it/them.

Answer and concise explanation:

The code is not syntactically correct.

### Explanation.

- $\bullet$  Module names cannot start with a number  $\rightarrow$  '1nn3r' is not a legal module name.
- The output signal 'z' has to be declared as a 'wire' but not 'reg'.
- 'r1' and 'r2' has to be declared as 'wire's.
- The module '1nn3r' does not have ports named 'instr' and 'z'. Those need to be changed to 'd' and 's', respectively.

Final Exam

Page 6 of 40

Initials: Solutions

(d) [6 points] Does the following code correctly implement a counter that counts from 1 to 11 by increments of 2 (e.g., 1, 3, 5, 7, 9, 11, 1, 3 ...)? If so, say "Correct". If not, correct the code with minimal modification.

```
module odd_counter (clk, count);
     wire clk;
     reg[2:0] count;
3
     reg[2:0] count_next;
     always@*
     begin
        count_next = count;
        if (count != 11)
9
          count_next = count_next + 2;
10
        else
11
         count_next <= 1;</pre>
12
     end
13
14
     always@(posedge clk)
15
        count <= count_next;</pre>
16
   endmodule
```

Answer and concise explanation:

No, the implementation is not correct.

### Explanation.

The correct implementation:

```
module odd_counter (input clk, output count);
2
     wire clk;
     reg[3:0] count;
3
     reg[3:0] count_next;
     always@*
6
     begin
       count_next = count;
       if(count != 11)
9
         count_next = count_next + 2;
10
       else
11
12
         count_next = 1;
13
     end
14
15
     always@(posedge clk)
       count <= count_next;</pre>
16
   endmodule
17
```

Final Exam Page 7 of 40